## DAY 28- 111 DAYS VERIFICATION CHALLENGE

Topic: STA numerical

Skill: Static timing analysis.

## DAY 28 CHALLENGE:

1. Given the flip-flop circuit with a delay dly between input and output & the clock CLK, What will be the expression for the minimum time period (Tmin) & maximum clock frequency (fmax)? Derive it by considering clock to Q delay (Tclock\_Q), setup time (Tsetup\_time), and hold time (Thold\_time) of the flipflop.

- 2. Setup time of the flop is 6ns, the hold time of the flop is 2ns, and the clock to output (Q) delay is 10ns.
- i. Calculate the minimum clock period required to handle the circuit by drawing a digital logic circuit for function clock frequency divided by 2



ii. Determine the status of hold time violation

- Hold time (Thold\_time) = 2 ns
- Clock-to-Q delay (Tclock\_Q) = 10 ns

For a hold time violation to occur, the data input must change before the hold time has elapsed after the clock edge.

In other words, the data input must remain stable for the hold time period after the clock edge. The hold time requirement is met if:

 $Tclock\_Q \geq Thold\_time$ 

Substituting the given values:

 $10 \text{ ns} \ge 2$ 

Since 10 ns is greater than 2 ns, the hold time requirement is satisfied, and there is no hold time violation.